當前位置:首頁 > 汽車電子 > 汽車電子技術(shù)文庫
[導(dǎo)讀] ADI公司的ADAU1462/ADAU1466是汽車級音頻處理器,其數(shù)字信號處理能力大大超過以前的SigmaDSP®器件.其音頻處理算法支持流處理,多速率處理和塊處理范例無縫組合,核電壓

ADI公司的ADAU1462/ADAU1466是汽車級音頻處理器,其數(shù)字信號處理能力大大超過以前的SigmaDSP®器件.其音頻處理算法支持流處理,多速率處理和塊處理范例無縫組合,核電壓1.2V,32位DSP核工作頻率高達294.912 MHz,取樣速率48kHz時高達6144 SIMD指令/取樣,高達1600ms數(shù)字音頻延遲池.集成了24KB程序存儲器,80KB參數(shù)/數(shù)據(jù)RAM,有四個串行輸入端口和4個串行輸出端口,主要用在汽車音頻處理如音響主機,導(dǎo)航系統(tǒng),后座娛樂系統(tǒng),DSP放大器(音響系統(tǒng)放大器),商用和專業(yè)的音頻處理.本文介紹了ADAU1462/6主要特性,功能框圖和系統(tǒng)框圖,以及評估板EVAL-ADAU1466Z主要特性,框圖,電路圖,材料清單和PCB設(shè)計圖.

The ADAU1462/ADAU1466 are automoTIve qualified audio processors that far exceed the digital signal processing capabiliTIes of earlier SigmaDSP® devices. They are pin and register compaTIble with each other, as well as with the ADAU1450/ADAU1451/ADAU1452 SigmaDSP processors. The restructured hardware architecture is opTImized for efficient audio processing. The audio processing algorithms support a seamless combination of stream processing (sample by sample), multirate processing, and block processing paradigms. The SigmaStudio™ graphical programming tool enables the creation of signal processing flows that are interactive, intuitive, and powerful. The enhanced digital signal processor (DSP) core architecture enables some types of audio processing algorithms to be executed using significantly fewer instructions than were required on previous SigmaDSP generations, leading to vastly improved code efficiency.

The 1.2 V, 32-bit DSP core can run at frequencies of up to 294.912 MHz and execute up to 6144 SIMD instructions per sample at the standard sample rate of 48 kHz. Powerful clock generator hardware, including a flexible phase-locked loop (PLL) with multiple fractional integer outputs, supports all industry standard audio sample rates. Nonstandard rates over a wide range can generate up to 15 sample rates simultaneously. These clock generators, along with the on board asynchronous sample rate converters (ASRCs) and a flexible hardware audio routing matrix, make the ADAU1462/ADAU1466 ideal audio hubs that greatly simplify the design of complex multirate audio systems.

The ADAU1462/ADAU1466 interface with a wide range of analog-to-digital converters (ADCs), digital-to-analog converters (DACs), digital audio devices, amplifiers, and control circuitry with highly configurable serial ports, I2C, serial peripheral interface (SPI), Sony/Philips Digital Interconnect Format (S/PDIF) interfaces, and multipurpose input/output(I/O) pins. Dedicated decimation filters can decode the pulse code modulation (PDM) output of up to four MEMS microphones. Independent slave and master I2C/SPI control ports allow the ADAU1462/ADAU1466 to be programmed and controlled by an external master device such as a microcontroller, and to program and control slave peripherals directly. Self boot functionality and the master control port enable complex standalone systems.

The power efficient DSP core can execute at high computational loads while consuming only a few hundred milliwatts (mW) in typical conditions. This relatively low power consumption and small footprint make the ADAU1462/ADAU1466 ideal replacements for large, general-purpose DSPs that consume more power at the same processing load. Note that throughout this data sheet, multifunction pins, such as SS_M/MP0, are referred to either by the entire pin name or by a single function of the pin, for example, MP0, when only that function is relevant.

ADAU1462/6主要特性:

Qualified for automotive applications

Fully programmable audio DSP for enhanced sound processing

Features SigmaStudio, a proprietary graphical programming tool for the development of custom signal flows

Up to 294.912 MHz, 32-bit SigmaDSP core at 1.2 V

Up to 24 kWords of program memory

Up to 80 kWords of parameter/data RAM

Up to 6144 SIMD instructions per sample at 48 kHz

Up to 1600 ms digital audio delay pool at 48 kHz

Audio I/O and routing

4 serial input ports, 4 serial output ports

48-channel, 32-bit digital I/O up to a sample rate of 192 kHz

Flexible configuration for TDM, I2S, left and right justified formats, and PCM

Up to 8 stereo ASRCs from 1:8 up to 7.75:1 ratio and 139 dB dynamic range

Stereo S/PDIF input and output at 192 kHz

Four PDM microphone input channels

Multichannel, byte addressable TDM serial ports  processing

ADAU1462/6應(yīng)用:

Automotive audio processing

Head units

Distributed amplifiers

Rear seat entertainment systems

Trunk amplifiers

Commercial and professional audio processing
 

圖1.ADAU1462/6功能框圖

圖2.ADAU1462/6帶外接元件連接的系統(tǒng)框圖

評估板EVAL-ADAU1466Z

This user guide details the design, setup, and operation of the EVAL-ADAU1466Z evaluation board. This device is suitable for evaluation of, and software development for, the ADAU1466 and ADAU1462 SigmaDSP processors. Note that the ADAU1466 and the ADAU1462 are functionally identical, except that the ADAU1466 has more program and data memory than the ADAU1462. When using this evaluation board to evaluate the ADAU1462, in the Setting Up Communications in SigmaStudio section, select the ADAU1462 block rather than the ADAU1466 as shown in Figure 15. Performing this action informs the compiler to limit the amount of memory allocated to match the ADAU1462. All other procedures and instructions in this user guide are identical for the ADAU1462 and ADAU1466.

This evaluation board provides access to the digital serial audio ports of the ADAU1466, as well as some of its general-purpose input/outputs (GPIOs). An analog input and output is provided by the AD1938 codec that is included in the evaluation kit. The ADAU1466 core is programmed using Analog Devices, Inc., SigmaStudio® software, which interfaces to the evaluation board via a USB interface (USBi). The on-board EEPROM can be programmed for self boot mode. The evaluation board is powered by a 6 V dc supply, which is regulated to the voltages required on the board. The printed circuit board (PCB) is a 4-layer design, with a ground plane and a power plane on the inner layers. The evaluation board includes connectors for external analog inputs and outputs, and optical Sony/Philips Digital Interface (S/PDIF) interfaces. The master clock is provided by the integrated oscillator circuit and the on-board 12.288 MHz passive crystal.

評估板EVAL-ADAU1466Z主要特性:

4 analog inputs

8 analog outputs

Stereo S/PDIF input and output

Self boot EEPROM memory

EVALUATION KIT CONTENTS

EVAL-ADAU1466Z evaluation board

EVAL-ADUSB2EBZ (USBi) communications adapter

USB cable with Mini-B plug

6 V ac to dc power supply

圖3.評估板EVAL-ADAU1466Z外形圖

圖4.評估板EVAL-ADAU1466Z功能框圖

圖5.評估板EVAL-ADAU1466Z布局框圖

圖6.評估板EVAL-ADAU1466Z電路圖:SigmaDSP音頻處理器

圖7.評估板EVAL-ADAU1466Z電路圖:自舉電路

圖8.評估板EVAL-ADAU1466Z電路圖:S/PDIF光接口

圖9.評估板EVAL-ADAU1466Z電路圖:靜態(tài)LED

圖10.評估板EVAL-ADAU1466Z電路圖:DIP開關(guān)

圖11.評估板EVAL-ADAU1466Z電路圖:AUXADC電位計

圖12.評估板EVAL-ADAU1466Z電路圖:AD1938音頻CODEC

圖13.評估板EVAL-ADAU1466Z電路圖:電源

圖14.評估板EVAL-ADAU1466Z電路圖:重置發(fā)生器電路

圖15.評估板EVAL-ADAU1466Z電路圖:SPI通信接口插座

圖16.評估板EVAL-ADAU1466Z電路圖:模擬輸入通路0和1

圖17.評估板EVAL-ADAU1466Z電路圖:模擬輸入通路16和17

圖18.評估板EVAL-ADAU1466Z電路圖:模擬輸出通路0和1

圖19.評估板EVAL-ADAU1466Z電路圖:模擬輸出通路16和17

圖20.評估板EVAL-ADAU1466Z電路圖:模擬輸出通路32和33

圖21.評估板EVAL-ADAU1466Z電路圖:模擬輸出通路40和41

圖22.評估板EVAL-ADAU1466Z電路圖:去耦電容

評估板EVAL-ADAU1466Z材料清單:

圖23.評估板EVAL-ADAU1466Z PCB布局圖:頂層裝配圖

圖24.評估板EVAL-ADAU1466Z PCB布局圖:頂層銅

圖25.評估板EVAL-ADAU1466Z PCB布局圖:地平面

圖26.評估板EVAL-ADAU1466Z PCB布局圖:電源平面

圖27.評估板EVAL-ADAU1466Z PCB布局圖:底層銅

圖28.評估板EVAL-ADAU1466Z PCB布局圖:底層裝配圖

本站聲明: 本文章由作者或相關(guān)機構(gòu)授權(quán)發(fā)布,目的在于傳遞更多信息,并不代表本站贊同其觀點,本站亦不保證或承諾內(nèi)容真實性等。需要轉(zhuǎn)載請聯(lián)系該專欄作者,如若文章內(nèi)容侵犯您的權(quán)益,請及時聯(lián)系本站刪除。
換一批
延伸閱讀

9月2日消息,不造車的華為或?qū)⒋呱龈蟮莫毥谦F公司,隨著阿維塔和賽力斯的入局,華為引望愈發(fā)顯得引人矚目。

關(guān)鍵字: 阿維塔 塞力斯 華為

加利福尼亞州圣克拉拉縣2024年8月30日 /美通社/ -- 數(shù)字化轉(zhuǎn)型技術(shù)解決方案公司Trianz今天宣布,該公司與Amazon Web Services (AWS)簽訂了...

關(guān)鍵字: AWS AN BSP 數(shù)字化

倫敦2024年8月29日 /美通社/ -- 英國汽車技術(shù)公司SODA.Auto推出其旗艦產(chǎn)品SODA V,這是全球首款涵蓋汽車工程師從創(chuàng)意到認證的所有需求的工具,可用于創(chuàng)建軟件定義汽車。 SODA V工具的開發(fā)耗時1.5...

關(guān)鍵字: 汽車 人工智能 智能驅(qū)動 BSP

北京2024年8月28日 /美通社/ -- 越來越多用戶希望企業(yè)業(yè)務(wù)能7×24不間斷運行,同時企業(yè)卻面臨越來越多業(yè)務(wù)中斷的風險,如企業(yè)系統(tǒng)復(fù)雜性的增加,頻繁的功能更新和發(fā)布等。如何確保業(yè)務(wù)連續(xù)性,提升韌性,成...

關(guān)鍵字: 亞馬遜 解密 控制平面 BSP

8月30日消息,據(jù)媒體報道,騰訊和網(wǎng)易近期正在縮減他們對日本游戲市場的投資。

關(guān)鍵字: 騰訊 編碼器 CPU

8月28日消息,今天上午,2024中國國際大數(shù)據(jù)產(chǎn)業(yè)博覽會開幕式在貴陽舉行,華為董事、質(zhì)量流程IT總裁陶景文發(fā)表了演講。

關(guān)鍵字: 華為 12nm EDA 半導(dǎo)體

8月28日消息,在2024中國國際大數(shù)據(jù)產(chǎn)業(yè)博覽會上,華為常務(wù)董事、華為云CEO張平安發(fā)表演講稱,數(shù)字世界的話語權(quán)最終是由生態(tài)的繁榮決定的。

關(guān)鍵字: 華為 12nm 手機 衛(wèi)星通信

要點: 有效應(yīng)對環(huán)境變化,經(jīng)營業(yè)績穩(wěn)中有升 落實提質(zhì)增效舉措,毛利潤率延續(xù)升勢 戰(zhàn)略布局成效顯著,戰(zhàn)新業(yè)務(wù)引領(lǐng)增長 以科技創(chuàng)新為引領(lǐng),提升企業(yè)核心競爭力 堅持高質(zhì)量發(fā)展策略,塑強核心競爭優(yōu)勢...

關(guān)鍵字: 通信 BSP 電信運營商 數(shù)字經(jīng)濟

北京2024年8月27日 /美通社/ -- 8月21日,由中央廣播電視總臺與中國電影電視技術(shù)學會聯(lián)合牽頭組建的NVI技術(shù)創(chuàng)新聯(lián)盟在BIRTV2024超高清全產(chǎn)業(yè)鏈發(fā)展研討會上宣布正式成立。 活動現(xiàn)場 NVI技術(shù)創(chuàng)新聯(lián)...

關(guān)鍵字: VI 傳輸協(xié)議 音頻 BSP

北京2024年8月27日 /美通社/ -- 在8月23日舉辦的2024年長三角生態(tài)綠色一體化發(fā)展示范區(qū)聯(lián)合招商會上,軟通動力信息技術(shù)(集團)股份有限公司(以下簡稱"軟通動力")與長三角投資(上海)有限...

關(guān)鍵字: BSP 信息技術(shù)
關(guān)閉
關(guān)閉