當(dāng)前位置:首頁 > 汽車電子 > 汽車電子技術(shù)文庫
[導(dǎo)讀] ST公司的SPC563M64L7是用于汽車動力總成的32位Power Architecture MCU,是系統(tǒng)級芯片(SoC),采用許多新特性的高性能90nm CMOS技術(shù),以降低成本和提高性能

ST公司的SPC563M64L7是用于汽車動力總成的32位Power Architecture MCU,是系統(tǒng)級芯片(SoC),采用許多新特性的高性能90nm CMOS技術(shù),以降低成本和提高性能,Power Architecture®技術(shù)具有支持DSP的附加指令,以及諸如增強(qiáng)的時間處理單元,增強(qiáng)排隊的模數(shù)轉(zhuǎn)換器,控制局域網(wǎng)(CAN)和增強(qiáng)的模塊輸入/輸出系統(tǒng).此外,器件還集成了94KB SRAM和1.5MB閃存.本文介紹了SPC563M64L7主要特性,框圖,以及SPC563Mxx系列Discovery Plus開發(fā)板SPC563M-DISP主要特性和電路圖,PCB頂層布局圖.

  These 32-bit automoTIve microcontrollers are a family of System-on-Chip (SoC) devices that contain many new features coupled with high performance 90 nm CMOS technology to provide substanTIal reducTIon of cost per feature and significant performance improvement. The advanced and cost-efficient host processor core of this automoTIve controller family is built on Power Architecture® technology. This family contains enhancements that improve the architecture’s fit in embedded applications, includes additional instruction support for Digital Signal Processing (DSP), integrates technologies—such as an enhanced time processor unit, enhanced queued analog-to-digital converter, Controller Area Network, and an enhanced modular input-output system—that are important for today’s lower-end powertrain applications. The device has a single level of memory hierarchy consisting of up to 94 KB on-chip SRAM and up to 1.5 MB of internal flash memory. The device also has an External Bus Interface (EBI) for ‘calibration’。

  SPC563M64L7主要特性:

  Single issue,32-bit Power Architecture® Book E compliant e200z335 CPU core complex

  – Includes Variable Length Encoding (VLE) enhancements for code size reduction ?

  32-channel Direct Memory Access controller (DMA) ?

  Interrupt Controller (INTC) capable of handling 364 selectable-priority interrupt sources: 191 peripheral interrupt sources, 8 software interrupts and 165 reserved interrupts. ?

  Frequency-Modulated Phase-Locked Loop (FMPLL) ?

  Calibration External Bus Interface (EBI)(a) ?

  System Integration Unit (SIU) ?

  Up to 1.5 Mbyte on-chip Flash with Flash controller

  – Fetch Accelerator for single cycle Flash access @80 MHz

  Up to 94 Kbyte on-chip static RAM (including up to 32 Kbyte standby RAM) ?

  Boot Assist Module (BAM) ?

  32-channel second-generation enhanced Time Processor Unit (eTPU)

  – 32 standard eTPU channels

  – Architectural enhancements to improve code efficiency and added flexibility ?

  16-channels enhanced Modular Input-Output System (eMIOS) ?

  Enhanced Queued Analog-to-Digital Converter (eQADC) ?

  Decimation filter (part of eQADC) ?

  Silicon die temperature sensor ?

  2 Deserial Serial Peripheral Interface (DSPI) modules (compatible with Microsecond Bus)

  2 enhanced Serial Communication Interface (eSCI) modules compatible with LIN

  2 Controller Area Network (FlexCAN) modules that support CAN 2.0B ?

  Nexus Port Controller (NPC) per IEEE-ISTO 5001-2003 standard ?

  IEEE 1149.1 (JTAG) support ? Nexus interface ?

  On-chip voltage regulator controller that provides 1.2 V and 3.3 V internal supplies from a 5 V external source.?

  Designed for LQFP144, and LQFP176

  The SPC563Mxx series microcontrollers are system-on-chip devices that are built on Power Architecture® technology and:

  ?Are 100% user-mode compatible with the Power Architecture instruction set ?Contain enhancements that improve the architecture’s fit in embedded applications ?

  Include additional instruction support for digital signal processing (DSP)?

  Integrate technologies such as an enhanced time processor unit, enhanced queued analog-to-digital converter, Controller Area Network, and an enhanced modular input-output system ?

  Operating Parameters

  – Fully static operation, 0 MHz

  – 80 MHz (plus 2% frequency modulation - 82 MHz)

  – –40 C–150 C junction temperature operating range

  – Low power design

  Less than 400 mW power dissipation (nominal)

  Designed for dynamic power management of core and peripherals

  Software controlled clock gating of peripherals

  Low power stop mode, with all clocks stopped

  – Fabricated in 90 nm process

  – 1.2 V internal logic ?

  High performance e200z335 core processor ?

  Advanced microcontroller bus architecture (AMBA) crossbar switch (XBAR) ?

  Enhanced direct memory access (eDMA) controller ?

  Interrupt controller (INTC)

  – 191 peripheral interrupt request sources, plus 165 reserved positions

  – Low latency—three clocks from receipt of interrupt request from peripheral to interrupt request to processor ?

  Frequency Modulating Phase-locked loop (FMPLL) ?

  Calibration bus interface (EBI) (available only in the calibration package) System integration unit (SIU) centralizes control of pads, GPIO pins and external interrupts. ?

  Error correction status module (ECSM) provides configurable error-correcting codes (ECC) reporting

  Up to 1.5 MB on-chip flash memory ?

  Up to 94 KB on-chip static RAM ?

  Boot assist module (BAM) enables and manages the transition of MCU from reset to user code execution from internal flash memory, external memory on the calibration bus or download and execution of code via FlexCAN or eSCI.

  Periodic interrupt timer (PIT)

  – 32-bit wide down counter with automatic reload

  – 4 channels clocked by system clock

  – 1 channel clocked by crystal clock ?

  System timer module (STM)

  – 32-bit up counter with 8-bit prescaler

  – Clocked from system clock

  – 4 channel timer compare hardware ?

  Software watchdog timer (SWT) 32-bit timer ?

  Enhanced modular I/O system (eMIOS)

  – 16 standard timer channels (up to 14 channels connected to pins in LQFP144)

  – 24-bit timer resolution ?

  Second-generation enhanced time processor unit (eTPU2)

  – High level assembler/compiler

  – Enhancements to make ‘C’ compiler more efficient

  – New ‘engine relative’ addressing mode ?

  Enhanced queued A/D converter (eQADC)

  – 2 independent on-chip RSD Cyclic ADCs

  – Up to 34 input channels available to the two on-chip ADCs

  – 4 pairs of differential analog input channels ?

  2 deserial serial peripheral interface modules (DSPI)

  – SPI provides full duplex communication ports with interrupt and DMA request support

  – Deserial serial interface (DSI) achieves pin reduction by hardware serialization and deserialization of eTPU, eMIOS channels and GPIO ?

  2 enhanced serial communication interface (eSCI) modules ?

  2 FlexCAN modules ?

  Nexus port controller (NPC) per IEEE-ISTO 5001-2003 standard ? IEEE 1149.1 JTAG controller (JTAGC)

  圖1.SPC563Mxx系列框圖

  SPC563Mxx系列Discovery Plus開發(fā)板SPC563M-DISP

  The SPC563M-DISP Discovery kit helps you to discover SPC56 M line Power Architecture® Microcontrollers. The discovery board is based on SPC563M64L7, a 32-bit Power Architecture Book E compliant e200z335 CPU core with 1.5Mbyte on-chip in an LQFP176 package. The numerous interfaces including CAN/SCI/K-LINE/DSPI/GPIO make the SPC56M-Discovery an excellent starter kit for customer quick evaluation and project development. The SPC56 M family is designed to address cost sensitive powertrain and transmission applications. The SPC56 M line key functionality is Time processing units (eTPU) a coprocessor to create events in sync with internal or external signals without flooding the CPU with interrupt to serve.

圖2.Discovery Plus開發(fā)板SPC563M-DISP外形圖

圖3.Discovery Plus開發(fā)板SPC563M-DISP硬件概述圖

圖4.Discovery Plus開發(fā)板SPC563M-DISP電路圖

圖5.Discovery Plus開發(fā)板SPC563M-DISP頂層PCB布局圖

本站聲明: 本文章由作者或相關(guān)機(jī)構(gòu)授權(quán)發(fā)布,目的在于傳遞更多信息,并不代表本站贊同其觀點,本站亦不保證或承諾內(nèi)容真實性等。需要轉(zhuǎn)載請聯(lián)系該專欄作者,如若文章內(nèi)容侵犯您的權(quán)益,請及時聯(lián)系本站刪除。
換一批
延伸閱讀

9月2日消息,不造車的華為或?qū)⒋呱龈蟮莫毥谦F公司,隨著阿維塔和賽力斯的入局,華為引望愈發(fā)顯得引人矚目。

關(guān)鍵字: 阿維塔 塞力斯 華為

加利福尼亞州圣克拉拉縣2024年8月30日 /美通社/ -- 數(shù)字化轉(zhuǎn)型技術(shù)解決方案公司Trianz今天宣布,該公司與Amazon Web Services (AWS)簽訂了...

關(guān)鍵字: AWS AN BSP 數(shù)字化

倫敦2024年8月29日 /美通社/ -- 英國汽車技術(shù)公司SODA.Auto推出其旗艦產(chǎn)品SODA V,這是全球首款涵蓋汽車工程師從創(chuàng)意到認(rèn)證的所有需求的工具,可用于創(chuàng)建軟件定義汽車。 SODA V工具的開發(fā)耗時1.5...

關(guān)鍵字: 汽車 人工智能 智能驅(qū)動 BSP

北京2024年8月28日 /美通社/ -- 越來越多用戶希望企業(yè)業(yè)務(wù)能7×24不間斷運行,同時企業(yè)卻面臨越來越多業(yè)務(wù)中斷的風(fēng)險,如企業(yè)系統(tǒng)復(fù)雜性的增加,頻繁的功能更新和發(fā)布等。如何確保業(yè)務(wù)連續(xù)性,提升韌性,成...

關(guān)鍵字: 亞馬遜 解密 控制平面 BSP

8月30日消息,據(jù)媒體報道,騰訊和網(wǎng)易近期正在縮減他們對日本游戲市場的投資。

關(guān)鍵字: 騰訊 編碼器 CPU

8月28日消息,今天上午,2024中國國際大數(shù)據(jù)產(chǎn)業(yè)博覽會開幕式在貴陽舉行,華為董事、質(zhì)量流程IT總裁陶景文發(fā)表了演講。

關(guān)鍵字: 華為 12nm EDA 半導(dǎo)體

8月28日消息,在2024中國國際大數(shù)據(jù)產(chǎn)業(yè)博覽會上,華為常務(wù)董事、華為云CEO張平安發(fā)表演講稱,數(shù)字世界的話語權(quán)最終是由生態(tài)的繁榮決定的。

關(guān)鍵字: 華為 12nm 手機(jī) 衛(wèi)星通信

要點: 有效應(yīng)對環(huán)境變化,經(jīng)營業(yè)績穩(wěn)中有升 落實提質(zhì)增效舉措,毛利潤率延續(xù)升勢 戰(zhàn)略布局成效顯著,戰(zhàn)新業(yè)務(wù)引領(lǐng)增長 以科技創(chuàng)新為引領(lǐng),提升企業(yè)核心競爭力 堅持高質(zhì)量發(fā)展策略,塑強(qiáng)核心競爭優(yōu)勢...

關(guān)鍵字: 通信 BSP 電信運營商 數(shù)字經(jīng)濟(jì)

北京2024年8月27日 /美通社/ -- 8月21日,由中央廣播電視總臺與中國電影電視技術(shù)學(xué)會聯(lián)合牽頭組建的NVI技術(shù)創(chuàng)新聯(lián)盟在BIRTV2024超高清全產(chǎn)業(yè)鏈發(fā)展研討會上宣布正式成立。 活動現(xiàn)場 NVI技術(shù)創(chuàng)新聯(lián)...

關(guān)鍵字: VI 傳輸協(xié)議 音頻 BSP

北京2024年8月27日 /美通社/ -- 在8月23日舉辦的2024年長三角生態(tài)綠色一體化發(fā)展示范區(qū)聯(lián)合招商會上,軟通動力信息技術(shù)(集團(tuán))股份有限公司(以下簡稱"軟通動力")與長三角投資(上海)有限...

關(guān)鍵字: BSP 信息技術(shù)
關(guān)閉
關(guān)閉